

#### NPTEL ONLINE CERTIFICATION COURSES

# DIGITAL CONTROL IN SMPCs AND FPGA-BASED PROTOTYPING

Dr. Santanu Kapat Electrical Engineering Department, IIT KHARAGPUR

Module 01: Introduction to Digital Control in SMPCs

Lecture 08: Levels of Digitization in Single-loop Feedback Control in SMPCs





## **CONCEPTS COVERED**

- Recap of analog voltage mode control
- Digitizing single feedback loop
- Sampling and quantization
- Sampling delay and timing diagrams
- Summary of single-loop digital control

#### Analog Voltage Mode Control









## Closing Digital Loop























## Digital Voltage Mode Control



Digital Controller

 $DPWM\ voltage\text{-}mode\ control:\ Buck\ Converter$ 



#### Digital Voltage Mode Control (contd...)





Delay – maybe even larger than switching period!!







Effect of Finite Quantization (contd...)



Voltage-mode digital PWM control

If DPWM resolution poor than ADC



- Exact duty ratio may not be obtained
- □ This would eventually take error voltage outside the zero-error-bin





# Effect of Finite Quantization (contd...)











Results in limit cycle oscillation (LCO):

DPWM synchronous buck converter





#### **CONCLUSION**

- Recap of analog voltage mode control
- Digitizing single feedback loop
- Sampling and quantization
- Sampling delay and timing diagrams
- Summary of single-loop digital control

